Jump to content

Category:Altug Koker of El Dorado Hills CA (US)

From WikiTrademarks

Altug Koker of El Dorado Hills CA (US)

Executive Summary

Altug Koker of El Dorado Hills CA (US) is an inventor who has filed 15 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (12 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (8 patents), Memory management (7 patents), and they have worked with companies such as Intel Corporation (14 patents), INTEL CORPORATION (1 patents). Their most frequent collaborators include (11 collaborations), (7 collaborations), (7 collaborations).

Patent Filing Activity

File:Altug Koker of El Dorado Hills CA (US) Monthly Patent Applications.png

Technology Areas

File:Altug Koker of El Dorado Hills CA (US) Top Technology Areas.png

List of Technology Areas

  • G06T1/20 (Processor architectures; Processor configuration, e.g. pipelining): 12 patents
  • G06F9/3888 ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 8 patents
  • G06T1/60 (Memory management): 7 patents
  • G06F9/3001 ({Arithmetic instructions}): 7 patents
  • G06F9/30014 ({with variable precision}): 6 patents
  • G06F9/3887 ({controlled by a single instruction for multiple data lanes [SIMD]}): 6 patents
  • G06F2212/302 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 6 patents
  • G06N3/08 (Learning methods): 6 patents
  • G06F9/3851 ({from multiple instruction streams, e.g. multistreaming}): 5 patents
  • G06F12/0866 (for peripheral storage systems, e.g. disk cache): 5 patents
  • G06F12/0897 (in hierarchically structured memory systems, e.g. virtual memory systems): 5 patents
  • G06F7/5443 (for evaluating functions by calculation {(): 5 patents
  • G06F9/30036 ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 5 patents
  • G06F12/0802 (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 5 patents
  • G06F12/0804 (with main memory updating (): 5 patents
  • G06F12/0811 (in hierarchically structured memory systems, e.g. virtual memory systems): 5 patents
  • G06F12/0875 (with dedicated cache, e.g. instruction or stack): 5 patents
  • G06F12/0891 (using clearing, invalidating or resetting means): 5 patents
  • G06F12/1009 (Address translation): 5 patents
  • G06F17/16 (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition): 5 patents
  • G06F2212/1021 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 5 patents
  • G06F15/7839 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F7/575 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F7/588 (Random or pseudo-random number generators): 4 patents
  • G06F9/3004 ({to perform operations on memory}): 4 patents
  • G06F9/30043 ({LOAD or STORE instructions; Clear instruction}): 4 patents
  • G06F9/30047 ({Prefetch instructions; cache control instructions}): 4 patents
  • G06F9/30079 ({Pipeline control instructions, e.g. multicycle NOP}): 4 patents
  • G06F9/5011 (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
  • G06F9/5077 (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
  • G06F12/0215 ({with look ahead addressing means}): 4 patents
  • G06F12/0238 ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 4 patents
  • G06F12/0246 ({in block erasable memory, e.g. flash memory}): 4 patents
  • G06F12/0607 (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication (): 4 patents
  • G06F12/0862 (with prefetch): 4 patents
  • G06F12/0871 (Allocation or management of cache space): 4 patents
  • G06F12/0882 (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
  • G06F12/0893 (Caches characterised by their organisation or structure): 4 patents
  • G06F12/0895 (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
  • G06F12/128 (Replacement control): 4 patents
  • G06F15/8046 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F17/18 (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis (forecasting specially adapted for a specific administrative, business or logistic context): 4 patents
  • H03M7/46 (CODING; DECODING; CODE CONVERSION IN GENERAL (using fluidic means): 4 patents
  • G06F9/3802 ({Instruction prefetching}): 4 patents
  • G06F9/3818 ({Decoding for concurrent execution}): 4 patents
  • G06F9/3867 ({using instruction pipelines}): 4 patents
  • G06F2212/1044 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/401 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/455 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/60 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F9/30065 ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 3 patents
  • G06T15/06 (Ray-tracing): 3 patents
  • G06N3/044 (Recurrent networks, e.g. Hopfield networks): 3 patents
  • G06N3/045 (Combinations of networks): 3 patents
  • G06N3/063 (using electronic means): 3 patents
  • G06T15/005 ({General purpose rendering architectures}): 3 patents
  • G06F12/0888 (using selective caching, e.g. bypass): 3 patents
  • G06F2212/1008 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 3 patents
  • G06F9/4843 (Program initiating; Program switching, e.g. by interrupt): 2 patents
  • G06F9/3017 ({Runtime instruction translation, e.g. macros}): 2 patents
  • G06F9/3895 ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 2 patents
  • G06N3/084 (Backpropagation, e.g. using gradient descent): 2 patents
  • G06F13/4027 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 2 patents
  • G06F9/46 (Multiprogramming arrangements): 1 patents
  • G06F9/4881 (Program initiating; Program switching, e.g. by interrupt): 1 patents
  • G06F9/5027 (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
  • G06F9/522 (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents
  • G06F9/545 (Interprogram communication): 1 patents
  • G06F12/0842 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
  • G06F15/16 (Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs {(coordinating program control therefor): 1 patents
  • G06F15/76 (Architectures of general purpose stored program computers (with program plugboard): 1 patents
  • G06F2209/5018 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06T2200/28 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
  • G06F3/14 (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents
  • G09G5/363 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06T15/04 (Texture mapping): 1 patents
  • G09G2360/06 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G09G2360/08 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G09G2360/121 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06F12/0815 (Cache consistency protocols): 1 patents
  • G06F12/1045 (Address translation): 1 patents
  • G06F12/1063 (Address translation): 1 patents
  • G06F2212/1024 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/281 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/608 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/656 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/657 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/68 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/682 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F2212/684 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F9/38885 ({Divergence aspects}): 1 patents
  • G06N3/04 (Architecture, e.g. interconnection topology): 1 patents
  • G06F7/483 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G09G5/393 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06F1/16 (Constructional details or arrangements): 1 patents
  • G06F9/30025 ({Format conversion instructions, e.g. Floating-Point to Integer, decimal conversion}): 1 patents
  • G06F9/3013 ({according to data content, e.g. floating-point registers, address registers}): 1 patents
  • G06F2207/3824 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06N20/00 (Machine learning): 1 patents
  • G06F9/3009 ({Thread control instructions}): 1 patents
  • G06F9/30185 ({according to one or more bits in the instruction, e.g. prefix, sub-opcode}): 1 patents
  • G06F9/461 (Multiprogramming arrangements): 1 patents
  • G06T2200/04 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
  • G06F11/1068 ({in sector programmable memories, e.g. flash disk (): 1 patents
  • G06F2212/70 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F12/123 (Replacement control): 1 patents

Companies

File:Altug Koker of El Dorado Hills CA (US) Top Companies.png

List of Companies

  • Intel Corporation: 14 patents
  • INTEL CORPORATION: 1 patents

Collaborators

Subcategories

This category has the following 8 subcategories, out of 8 total.

Cookies help us deliver our services. By using our services, you agree to our use of cookies.