Deprecated: Use of MediaWiki\Output\OutputPage::setIndexPolicy with index after noindex was deprecated in MediaWiki 1.43. [Called from MediaWiki\Output\OutputPage::setRobotPolicy in /home/forge/wikitrademarks.org/includes/Output/OutputPage.php at line 1008] in /home/forge/wikitrademarks.org/includes/debug/MWDebug.php on line 385
Category:Joydeep Ray of Folsom CA (US): Difference between revisions - WikiTrademarks Jump to content

Category:Joydeep Ray of Folsom CA (US): Difference between revisions

From WikiTrademarks
Updating Category:Joydeep_Ray_of_Folsom_CA_(US)
Updating Category:Joydeep_Ray_of_Folsom_CA_(US)
 
Line 2: Line 2:


=== Executive Summary ===
=== Executive Summary ===
Joydeep Ray of Folsom CA (US) is an inventor who has filed 7 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (5 patents), {from multiple instruction streams, e.g. multistreaming} (4 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (4 patents), and they have worked with companies such as Intel Corporation (7 patents). Their most frequent collaborators include [[Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]] (6 collaborations), [[Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]] (6 collaborations), [[Category:Balaji Vembu of Folsom CA (US)|Balaji Vembu of Folsom CA (US)]] (4 collaborations).
Joydeep Ray of Folsom CA (US) is an inventor who has filed 14 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (10 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (8 patents), Memory management (8 patents), and they have worked with companies such as Intel Corporation (13 patents), INTEL CORPORATION (1 patents). Their most frequent collaborators include [[Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]] (11 collaborations), [[Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]] (9 collaborations), [[Category:Vasanth Ranganathan of El Dorado Hills CA (US)|Vasanth Ranganathan of El Dorado Hills CA (US)]] (8 collaborations).


=== Patent Filing Activity ===
=== Patent Filing Activity ===
Line 11: Line 11:


==== List of Technology Areas ====
==== List of Technology Areas ====
* [[:Category:CPC_G06T1/20|G06T1/20]] (Processor architectures; Processor configuration, e.g. pipelining): 5 patents
* [[:Category:CPC_G06T1/20|G06T1/20]] (Processor architectures; Processor configuration, e.g. pipelining): 10 patents
* [[:Category:CPC_G06F9/3888|G06F9/3888]] ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 8 patents
* [[:Category:CPC_G06T1/60|G06T1/60]] (Memory management): 8 patents
* [[:Category:CPC_G06F7/5443|G06F7/5443]] (for evaluating functions by calculation {(): 6 patents
* [[:Category:CPC_G06F9/3001|G06F9/3001]] ({Arithmetic instructions}): 6 patents
* [[:Category:CPC_G06F9/30014|G06F9/30014]] ({with variable precision}): 6 patents
* [[:Category:CPC_G06F9/30036|G06F9/30036]] ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 6 patents
* [[:Category:CPC_G06F9/3887|G06F9/3887]] ({controlled by a single instruction for multiple data lanes [SIMD]}): 6 patents
* [[:Category:CPC_G06F17/16|G06F17/16]] (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization  (matrix transposition): 6 patents
* [[:Category:CPC_G06N3/08|G06N3/08]] (Learning methods): 6 patents
* [[:Category:CPC_G06F12/0866|G06F12/0866]] (for peripheral storage systems, e.g. disk cache): 5 patents
* [[:Category:CPC_G06F12/0897|G06F12/0897]] (in hierarchically structured memory systems, e.g. virtual memory systems): 5 patents
* [[:Category:CPC_G06F12/0802|G06F12/0802]] (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 5 patents
* [[:Category:CPC_G06F12/0875|G06F12/0875]] (with dedicated cache, e.g. instruction or stack): 5 patents
* [[:Category:CPC_G06F12/0891|G06F12/0891]] (using clearing, invalidating or resetting means): 5 patents
* [[:Category:CPC_G06F15/8046|G06F15/8046]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 5 patents
* [[:Category:CPC_G06F2212/302|G06F2212/302]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 5 patents
* [[:Category:CPC_G06F9/3851|G06F9/3851]] ({from multiple instruction streams, e.g. multistreaming}): 4 patents
* [[:Category:CPC_G06F9/3851|G06F9/3851]] ({from multiple instruction streams, e.g. multistreaming}): 4 patents
* [[:Category:CPC_G06F9/3888|G06F9/3888]] ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 4 patents
* [[:Category:CPC_G06F15/7839|G06F15/7839]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06T1/60|G06T1/60]] (Memory management): 3 patents
* [[:Category:CPC_G06F7/575|G06F7/575]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06F9/3001|G06F9/3001]] ({Arithmetic instructions}): 3 patents
* [[:Category:CPC_G06F7/588|G06F7/588]] (Random or pseudo-random number generators): 4 patents
* [[:Category:CPC_G06F9/30014|G06F9/30014]] ({with variable precision}): 3 patents
* [[:Category:CPC_G06F9/3004|G06F9/3004]] ({to perform operations on memory}): 4 patents
* [[:Category:CPC_G06T15/005|G06T15/005]] ({General purpose rendering architectures}): 3 patents
* [[:Category:CPC_G06F9/30043|G06F9/30043]] ({LOAD or STORE instructions; Clear instruction}): 4 patents
* [[:Category:CPC_G06F9/30047|G06F9/30047]] ({Prefetch instructions; cache control instructions}): 4 patents
* [[:Category:CPC_G06F9/30079|G06F9/30079]] ({Pipeline control instructions, e.g. multicycle NOP}): 4 patents
* [[:Category:CPC_G06F9/5011|G06F9/5011]] (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
* [[:Category:CPC_G06F9/5077|G06F9/5077]] (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
* [[:Category:CPC_G06F12/0215|G06F12/0215]] ({with look ahead addressing means}): 4 patents
* [[:Category:CPC_G06F12/0238|G06F12/0238]] ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 4 patents
* [[:Category:CPC_G06F12/0246|G06F12/0246]] ({in block erasable memory, e.g. flash memory}): 4 patents
* [[:Category:CPC_G06F12/0607|G06F12/0607]] (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication  (): 4 patents
* [[:Category:CPC_G06F12/0804|G06F12/0804]] (with main memory updating  (): 4 patents
* [[:Category:CPC_G06F12/0811|G06F12/0811]] (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
* [[:Category:CPC_G06F12/0862|G06F12/0862]] (with prefetch): 4 patents
* [[:Category:CPC_G06F12/0871|G06F12/0871]] (Allocation or management of cache space): 4 patents
* [[:Category:CPC_G06F12/0882|G06F12/0882]] (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
* [[:Category:CPC_G06F12/0893|G06F12/0893]] (Caches characterised by their organisation or structure): 4 patents
* [[:Category:CPC_G06F12/0895|G06F12/0895]] (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
* [[:Category:CPC_G06F12/1009|G06F12/1009]] (Address translation): 4 patents
* [[:Category:CPC_G06F12/128|G06F12/128]] (Replacement control): 4 patents
* [[:Category:CPC_G06F17/18|G06F17/18]] (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis  (forecasting specially adapted for a specific administrative, business or logistic context): 4 patents
* [[:Category:CPC_H03M7/46|H03M7/46]] (CODING; DECODING; CODE CONVERSION IN GENERAL  (using fluidic means): 4 patents
* [[:Category:CPC_G06F9/3802|G06F9/3802]] ({Instruction prefetching}): 4 patents
* [[:Category:CPC_G06F9/3818|G06F9/3818]] ({Decoding for concurrent execution}): 4 patents
* [[:Category:CPC_G06F9/3867|G06F9/3867]] ({using instruction pipelines}): 4 patents
* [[:Category:CPC_G06F2212/1021|G06F2212/1021]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06F2212/1044|G06F2212/1044]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06F2212/401|G06F2212/401]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06F2212/455|G06F2212/455]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06F2212/60|G06F2212/60]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 4 patents
* [[:Category:CPC_G06T15/005|G06T15/005]] ({General purpose rendering architectures}): 4 patents
* [[:Category:CPC_G06F9/30065|G06F9/30065]] ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 3 patents
* [[:Category:CPC_G06T15/06|G06T15/06]] (Ray-tracing): 3 patents
* [[:Category:CPC_G06F12/0888|G06F12/0888]] (using selective caching, e.g. bypass): 3 patents
* [[:Category:CPC_G06F2212/1008|G06F2212/1008]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 3 patents
* [[:Category:CPC_G06F9/4843|G06F9/4843]] (Program initiating; Program switching, e.g. by interrupt): 2 patents
* [[:Category:CPC_G06F9/4843|G06F9/4843]] (Program initiating; Program switching, e.g. by interrupt): 2 patents
* [[:Category:CPC_G06F12/0866|G06F12/0866]] (for peripheral storage systems, e.g. disk cache): 2 patents
* [[:Category:CPC_G06F9/5027|G06F9/5027]] (Allocation of resources, e.g. of the central processing unit [CPU]): 2 patents
* [[:Category:CPC_G06F12/0897|G06F12/0897]] (in hierarchically structured memory systems, e.g. virtual memory systems): 2 patents
* [[:Category:CPC_G06T11/40|G06T11/40]] (Filling a planar surface by adding surface attributes, e.g. colour or texture): 2 patents
* [[:Category:CPC_G06F7/5443|G06F7/5443]] (for evaluating functions by calculation {(): 2 patents
* [[:Category:CPC_G06T2200/12|G06T2200/12]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 2 patents
* [[:Category:CPC_G06F9/30036|G06F9/30036]] ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 2 patents
* [[:Category:CPC_G06F9/3887|G06F9/3887]] ({controlled by a single instruction for multiple data lanes [SIMD]}): 2 patents
* [[:Category:CPC_G06F17/16|G06F17/16]] (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization  (matrix transposition): 2 patents
* [[:Category:CPC_G06N3/08|G06N3/08]] (Learning methods): 2 patents
* [[:Category:CPC_G06N3/044|G06N3/044]] (Recurrent networks, e.g. Hopfield networks): 2 patents
* [[:Category:CPC_G06N3/044|G06N3/044]] (Recurrent networks, e.g. Hopfield networks): 2 patents
* [[:Category:CPC_G06N3/045|G06N3/045]] (Combinations of networks): 2 patents
* [[:Category:CPC_G06N3/045|G06N3/045]] (Combinations of networks): 2 patents
* [[:Category:CPC_G06N3/063|G06N3/063]] (using electronic means): 2 patents
* [[:Category:CPC_G06N3/063|G06N3/063]] (using electronic means): 2 patents
* [[:Category:CPC_G06N3/084|G06N3/084]] (Backpropagation, e.g. using gradient descent): 2 patents
* [[:Category:CPC_G06F9/46|G06F9/46]] (Multiprogramming arrangements): 1 patents
* [[:Category:CPC_G06F9/46|G06F9/46]] (Multiprogramming arrangements): 1 patents
* [[:Category:CPC_G06F9/4881|G06F9/4881]] (Program initiating; Program switching, e.g. by interrupt): 1 patents
* [[:Category:CPC_G06F9/4881|G06F9/4881]] (Program initiating; Program switching, e.g. by interrupt): 1 patents
* [[:Category:CPC_G06F9/5027|G06F9/5027]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
* [[:Category:CPC_G06F9/522|G06F9/522]] (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents
* [[:Category:CPC_G06F9/522|G06F9/522]] (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents
* [[:Category:CPC_G06F9/545|G06F9/545]] (Interprogram communication): 1 patents
* [[:Category:CPC_G06F9/545|G06F9/545]] (Interprogram communication): 1 patents
Line 41: Line 85:
* [[:Category:CPC_G06T15/503|G06T15/503]] ({Blending, e.g. for anti-aliasing}): 1 patents
* [[:Category:CPC_G06T15/503|G06T15/503]] ({Blending, e.g. for anti-aliasing}): 1 patents
* [[:Category:CPC_G06T11/203|G06T11/203]] ({Drawing of straight lines or curves}): 1 patents
* [[:Category:CPC_G06T11/203|G06T11/203]] ({Drawing of straight lines or curves}): 1 patents
* [[:Category:CPC_G06T11/40|G06T11/40]] (Filling a planar surface by adding surface attributes, e.g. colour or texture): 1 patents
* [[:Category:CPC_G06T15/80|G06T15/80]] (Shading): 1 patents
* [[:Category:CPC_G06T15/80|G06T15/80]] (Shading): 1 patents
* [[:Category:CPC_G06T2200/12|G06T2200/12]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
* [[:Category:CPC_G06F15/7839|G06F15/7839]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F7/575|G06F7/575]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F7/588|G06F7/588]] (Random or pseudo-random number generators): 1 patents
* [[:Category:CPC_G06F9/3004|G06F9/3004]] ({to perform operations on memory}): 1 patents
* [[:Category:CPC_G06F9/30043|G06F9/30043]] ({LOAD or STORE instructions; Clear instruction}): 1 patents
* [[:Category:CPC_G06F9/30047|G06F9/30047]] ({Prefetch instructions; cache control instructions}): 1 patents
* [[:Category:CPC_G06F9/30065|G06F9/30065]] ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 1 patents
* [[:Category:CPC_G06F9/30079|G06F9/30079]] ({Pipeline control instructions, e.g. multicycle NOP}): 1 patents
* [[:Category:CPC_G06F9/5011|G06F9/5011]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
* [[:Category:CPC_G06F9/5077|G06F9/5077]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
* [[:Category:CPC_G06F12/0215|G06F12/0215]] ({with look ahead addressing means}): 1 patents
* [[:Category:CPC_G06F12/0238|G06F12/0238]] ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 1 patents
* [[:Category:CPC_G06F12/0246|G06F12/0246]] ({in block erasable memory, e.g. flash memory}): 1 patents
* [[:Category:CPC_G06F12/0607|G06F12/0607]] (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication  (): 1 patents
* [[:Category:CPC_G06F12/0802|G06F12/0802]] (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 1 patents
* [[:Category:CPC_G06F12/0804|G06F12/0804]] (with main memory updating  (): 1 patents
* [[:Category:CPC_G06F12/0811|G06F12/0811]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
* [[:Category:CPC_G06F12/0862|G06F12/0862]] (with prefetch): 1 patents
* [[:Category:CPC_G06F12/0871|G06F12/0871]] (Allocation or management of cache space): 1 patents
* [[:Category:CPC_G06F12/0875|G06F12/0875]] (with dedicated cache, e.g. instruction or stack): 1 patents
* [[:Category:CPC_G06F12/0882|G06F12/0882]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
* [[:Category:CPC_G06F12/0891|G06F12/0891]] (using clearing, invalidating or resetting means): 1 patents
* [[:Category:CPC_G06F12/0893|G06F12/0893]] (Caches characterised by their organisation or structure): 1 patents
* [[:Category:CPC_G06F12/0895|G06F12/0895]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
* [[:Category:CPC_G06F12/1009|G06F12/1009]] (Address translation): 1 patents
* [[:Category:CPC_G06F12/128|G06F12/128]] (Replacement control): 1 patents
* [[:Category:CPC_G06F15/8046|G06F15/8046]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F17/18|G06F17/18]] (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis  (forecasting specially adapted for a specific administrative, business or logistic context): 1 patents
* [[:Category:CPC_H03M7/46|H03M7/46]] (CODING; DECODING; CODE CONVERSION IN GENERAL  (using fluidic means): 1 patents
* [[:Category:CPC_G06F9/3802|G06F9/3802]] ({Instruction prefetching}): 1 patents
* [[:Category:CPC_G06F9/3818|G06F9/3818]] ({Decoding for concurrent execution}): 1 patents
* [[:Category:CPC_G06F9/3867|G06F9/3867]] ({using instruction pipelines}): 1 patents
* [[:Category:CPC_G06F2212/1021|G06F2212/1021]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F2212/1044|G06F2212/1044]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F2212/302|G06F2212/302]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F2212/401|G06F2212/401]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F2212/455|G06F2212/455]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F2212/60|G06F2212/60]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06T15/06|G06T15/06]] (Ray-tracing): 1 patents
* [[:Category:CPC_G06F3/14|G06F3/14]] (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents
* [[:Category:CPC_G06F3/14|G06F3/14]] (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents
* [[:Category:CPC_G06F9/3017|G06F9/3017]] ({Runtime instruction translation, e.g. macros}): 1 patents
* [[:Category:CPC_G06F9/3017|G06F9/3017]] ({Runtime instruction translation, e.g. macros}): 1 patents
* [[:Category:CPC_G06F9/3895|G06F9/3895]] ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 1 patents
* [[:Category:CPC_G06F9/3895|G06F9/3895]] ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 1 patents
* [[:Category:CPC_G06N3/084|G06N3/084]] (Backpropagation, e.g. using gradient descent): 1 patents
* [[:Category:CPC_G09G5/363|G09G5/363]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION  (arrangements for transferring data between digital computers and displays): 1 patents
* [[:Category:CPC_G09G5/363|G09G5/363]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION  (arrangements for transferring data between digital computers and displays): 1 patents
* [[:Category:CPC_G06T15/04|G06T15/04]] (Texture mapping): 1 patents
* [[:Category:CPC_G06T15/04|G06T15/04]] (Texture mapping): 1 patents
Line 103: Line 105:
* [[:Category:CPC_G06F9/461|G06F9/461]] (Multiprogramming arrangements): 1 patents
* [[:Category:CPC_G06F9/461|G06F9/461]] (Multiprogramming arrangements): 1 patents
* [[:Category:CPC_G06T2200/04|G06T2200/04]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
* [[:Category:CPC_G06T2200/04|G06T2200/04]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
* [[:Category:CPC_G06F11/1068|G06F11/1068]] ({in sector programmable memories, e.g. flash disk  (): 1 patents
* [[:Category:CPC_G06F2212/70|G06F2212/70]] (ELECTRIC DIGITAL DATA PROCESSING  (computer systems based on specific computational models): 1 patents
* [[:Category:CPC_G06F12/123|G06F12/123]] (Replacement control): 1 patents
* [[:Category:CPC_G06F9/38885|G06F9/38885]] ({Divergence aspects}): 1 patents
* [[:Category:CPC_G06F12/0806|G06F12/0806]] (Multiuser, multiprocessor or multiprocessing cache systems): 1 patents
* [[:Category:CPC_G06N3/048|G06N3/048]] (Activation functions): 1 patents


=== Companies ===
=== Companies ===
Line 108: Line 116:


==== List of Companies ====
==== List of Companies ====
* Intel Corporation: 7 patents
* Intel Corporation: 13 patents
* INTEL CORPORATION: 1 patents


=== Collaborators ===
=== Collaborators ===
* [[:Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]][[Category:Abhishek R. Appu of El Dorado Hills CA (US)]] (6 collaborations)
* [[:Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]][[Category:Altug Koker of El Dorado Hills CA (US)]] (11 collaborations)
* [[:Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]][[Category:Altug Koker of El Dorado Hills CA (US)]] (6 collaborations)
* [[:Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]][[Category:Abhishek R. Appu of El Dorado Hills CA (US)]] (9 collaborations)
* [[:Category:Vasanth Ranganathan of El Dorado Hills CA (US)|Vasanth Ranganathan of El Dorado Hills CA (US)]][[Category:Vasanth Ranganathan of El Dorado Hills CA (US)]] (8 collaborations)
* [[:Category:Prasoonkumar Surti of Folsom CA (US)|Prasoonkumar Surti of Folsom CA (US)]][[Category:Prasoonkumar Surti of Folsom CA (US)]] (7 collaborations)
* [[:Category:Subramaniam Maiyuran of Gold River CA (US)|Subramaniam Maiyuran of Gold River CA (US)]][[Category:Subramaniam Maiyuran of Gold River CA (US)]] (7 collaborations)
* [[:Category:Varghese George of Folsom CA (US)|Varghese George of Folsom CA (US)]][[Category:Varghese George of Folsom CA (US)]] (6 collaborations)
* [[:Category:Valentin Andrei of San Jose CA (US)|Valentin Andrei of San Jose CA (US)]][[Category:Valentin Andrei of San Jose CA (US)]] (5 collaborations)
* [[:Category:Balaji Vembu of Folsom CA (US)|Balaji Vembu of Folsom CA (US)]][[Category:Balaji Vembu of Folsom CA (US)]] (4 collaborations)
* [[:Category:Balaji Vembu of Folsom CA (US)|Balaji Vembu of Folsom CA (US)]][[Category:Balaji Vembu of Folsom CA (US)]] (4 collaborations)
* [[:Category:Prasoonkumar Surti of Folsom CA (US)|Prasoonkumar Surti of Folsom CA (US)]][[Category:Prasoonkumar Surti of Folsom CA (US)]] (3 collaborations)
* [[:Category:Aravindh Anantaraman of Folsom CA (US)|Aravindh Anantaraman of Folsom CA (US)]][[Category:Aravindh Anantaraman of Folsom CA (US)]] (4 collaborations)
* [[:Category:Vasanth Ranganathan of El Dorado Hills CA (US)|Vasanth Ranganathan of El Dorado Hills CA (US)]][[Category:Vasanth Ranganathan of El Dorado Hills CA (US)]] (2 collaborations)
* [[:Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)|Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]][[Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]] (4 collaborations)
* [[:Category:Mike Macpherson of Portland OR (US)|Mike Macpherson of Portland OR (US)]][[Category:Mike Macpherson of Portland OR (US)]] (4 collaborations)
* [[:Category:Scott Janus of Loomis CA (US)|Scott Janus of Loomis CA (US)]][[Category:Scott Janus of Loomis CA (US)]] (4 collaborations)
* [[:Category:Brent Insko of Portland OR (US)|Brent Insko of Portland OR (US)]][[Category:Brent Insko of Portland OR (US)]] (4 collaborations)
* [[:Category:Abhishek Appu of El Dorado Hills CA (US)|Abhishek Appu of El Dorado Hills CA (US)]][[Category:Abhishek Appu of El Dorado Hills CA (US)]] (4 collaborations)
* [[:Category:Lakshminarayanan Striramassarma of Folsom CA (US)|Lakshminarayanan Striramassarma of Folsom CA (US)]][[Category:Lakshminarayanan Striramassarma of Folsom CA (US)]] (4 collaborations)
* [[:Category:Sanjeev Jahagirdar of Folsom CA (US)|Sanjeev Jahagirdar of Folsom CA (US)]][[Category:Sanjeev Jahagirdar of Folsom CA (US)]] (3 collaborations)
* [[:Category:Pattabhiraman K|Pattabhiraman K]][[Category:Pattabhiraman K]] (3 collaborations)
* [[:Category:Nicolas Galoppo Von Borries of Portland OR (US)|Nicolas Galoppo Von Borries of Portland OR (US)]][[Category:Nicolas Galoppo Von Borries of Portland OR (US)]] (2 collaborations)
* [[:Category:Kamal Sinha of Rancho Cordova CA (US)|Kamal Sinha of Rancho Cordova CA (US)]][[Category:Kamal Sinha of Rancho Cordova CA (US)]] (2 collaborations)
* [[:Category:Kamal Sinha of Rancho Cordova CA (US)|Kamal Sinha of Rancho Cordova CA (US)]][[Category:Kamal Sinha of Rancho Cordova CA (US)]] (2 collaborations)
* [[:Category:David Puffer of Tempe AZ (US)|David Puffer of Tempe AZ (US)]][[Category:David Puffer of Tempe AZ (US)]] (2 collaborations)
* [[:Category:David Puffer of Tempe AZ (US)|David Puffer of Tempe AZ (US)]][[Category:David Puffer of Tempe AZ (US)]] (2 collaborations)
Line 123: Line 145:
* [[:Category:Anbang Yao|Anbang Yao]][[Category:Anbang Yao]] (2 collaborations)
* [[:Category:Anbang Yao|Anbang Yao]][[Category:Anbang Yao]] (2 collaborations)
* [[:Category:Tatiana Shpeisman of Menlo Park CA (US)|Tatiana Shpeisman of Menlo Park CA (US)]][[Category:Tatiana Shpeisman of Menlo Park CA (US)]] (2 collaborations)
* [[:Category:Tatiana Shpeisman of Menlo Park CA (US)|Tatiana Shpeisman of Menlo Park CA (US)]][[Category:Tatiana Shpeisman of Menlo Park CA (US)]] (2 collaborations)
* [[:Category:Aravindh Anantaraman of Folsom CA (US)|Aravindh Anantaraman of Folsom CA (US)]][[Category:Aravindh Anantaraman of Folsom CA (US)]] (1 collaborations)
* [[:Category:Murali Ramadoss of Folsom CA (US)|Murali Ramadoss of Folsom CA (US)]][[Category:Murali Ramadoss of Folsom CA (US)]] (2 collaborations)
* [[:Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)|Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]][[Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]] (1 collaborations)
* [[:Category:Durgaprasad Bilagi of Folsom CA (US)|Durgaprasad Bilagi of Folsom CA (US)]][[Category:Durgaprasad Bilagi of Folsom CA (US)]] (2 collaborations)
* [[:Category:Valentin Andrei of San Jose CA (US)|Valentin Andrei of San Jose CA (US)]][[Category:Valentin Andrei of San Jose CA (US)]] (1 collaborations)
* [[:Category:Xinmin Tian of Union City CA (US)|Xinmin Tian of Union City CA (US)]][[Category:Xinmin Tian of Union City CA (US)]] (2 collaborations)
* [[:Category:Nicolas Galoppo Von Borries of Portland OR (US)|Nicolas Galoppo Von Borries of Portland OR (US)]][[Category:Nicolas Galoppo Von Borries of Portland OR (US)]] (1 collaborations)
* [[:Category:SungYe Kim of Folsom CA (US)|SungYe Kim of Folsom CA (US)]][[Category:SungYe Kim of Folsom CA (US)]] (2 collaborations)
* [[:Category:Varghese George of Folsom CA (US)|Varghese George of Folsom CA (US)]][[Category:Varghese George of Folsom CA (US)]] (1 collaborations)
* [[:Category:Mike Macpherson of Portland OR (US)|Mike Macpherson of Portland OR (US)]][[Category:Mike Macpherson of Portland OR (US)]] (1 collaborations)
* [[:Category:Subramaniam Maiyuran of Gold River CA (US)|Subramaniam Maiyuran of Gold River CA (US)]][[Category:Subramaniam Maiyuran of Gold River CA (US)]] (1 collaborations)
* [[:Category:Lakshminarayana Striramassarma of Folsom CA (US)|Lakshminarayana Striramassarma of Folsom CA (US)]][[Category:Lakshminarayana Striramassarma of Folsom CA (US)]] (1 collaborations)
* [[:Category:Lakshminarayana Striramassarma of Folsom CA (US)|Lakshminarayana Striramassarma of Folsom CA (US)]][[Category:Lakshminarayana Striramassarma of Folsom CA (US)]] (1 collaborations)
* [[:Category:Scott Janus of Loomis CA (US)|Scott Janus of Loomis CA (US)]][[Category:Scott Janus of Loomis CA (US)]] (1 collaborations)
* [[:Category:Brent Insko of Portland OR (US)|Brent Insko of Portland OR (US)]][[Category:Brent Insko of Portland OR (US)]] (1 collaborations)
* [[:Category:Arthur Hunter of Cameron Park CA (US)|Arthur Hunter of Cameron Park CA (US)]][[Category:Arthur Hunter of Cameron Park CA (US)]] (1 collaborations)
* [[:Category:Arthur Hunter of Cameron Park CA (US)|Arthur Hunter of Cameron Park CA (US)]][[Category:Arthur Hunter of Cameron Park CA (US)]] (1 collaborations)
* [[:Category:James Valerio of North Plains OR (US)|James Valerio of North Plains OR (US)]][[Category:James Valerio of North Plains OR (US)]] (1 collaborations)
* [[:Category:James Valerio of North Plains OR (US)|James Valerio of North Plains OR (US)]][[Category:James Valerio of North Plains OR (US)]] (1 collaborations)
Line 151: Line 168:
* [[:Category:Rajkishore Barik of Santa Clara CA (US)|Rajkishore Barik of Santa Clara CA (US)]][[Category:Rajkishore Barik of Santa Clara CA (US)]] (1 collaborations)
* [[:Category:Rajkishore Barik of Santa Clara CA (US)|Rajkishore Barik of Santa Clara CA (US)]][[Category:Rajkishore Barik of Santa Clara CA (US)]] (1 collaborations)
* [[:Category:Tsung-Han Lin of Campbell CA (US)|Tsung-Han Lin of Campbell CA (US)]][[Category:Tsung-Han Lin of Campbell CA (US)]] (1 collaborations)
* [[:Category:Tsung-Han Lin of Campbell CA (US)|Tsung-Han Lin of Campbell CA (US)]][[Category:Tsung-Han Lin of Campbell CA (US)]] (1 collaborations)
* [[:Category:Sanjeev Jahagirdar of Folsom CA (US)|Sanjeev Jahagirdar of Folsom CA (US)]][[Category:Sanjeev Jahagirdar of Folsom CA (US)]] (1 collaborations)
* [[:Category:Ingo Wald of Salt Lake City UT (US)|Ingo Wald of Salt Lake City UT (US)]][[Category:Ingo Wald of Salt Lake City UT (US)]] (1 collaborations)
* [[:Category:Ingo Wald of Salt Lake City UT (US)|Ingo Wald of Salt Lake City UT (US)]][[Category:Ingo Wald of Salt Lake City UT (US)]] (1 collaborations)
* [[:Category:Subramaniam M. Maiyuran of Gold River CA (US)|Subramaniam M. Maiyuran of Gold River CA (US)]][[Category:Subramaniam M. Maiyuran of Gold River CA (US)]] (1 collaborations)
* [[:Category:Subramaniam M. Maiyuran of Gold River CA (US)|Subramaniam M. Maiyuran of Gold River CA (US)]][[Category:Subramaniam M. Maiyuran of Gold River CA (US)]] (1 collaborations)
* [[:Category:Guei-Yuan Lueh of San Jose CA (US)|Guei-Yuan Lueh of San Jose CA (US)]][[Category:Guei-Yuan Lueh of San Jose CA (US)]] (1 collaborations)
* [[:Category:Guei-Yuan Lueh of San Jose CA (US)|Guei-Yuan Lueh of San Jose CA (US)]][[Category:Guei-Yuan Lueh of San Jose CA (US)]] (1 collaborations)
* [[:Category:Murali Ramadoss of Folsom CA (US)|Murali Ramadoss of Folsom CA (US)]][[Category:Murali Ramadoss of Folsom CA (US)]] (1 collaborations)
* [[:Category:Nikos Kaburlasos of Folsom CA (US)|Nikos Kaburlasos of Folsom CA (US)]][[Category:Nikos Kaburlasos of Folsom CA (US)]] (1 collaborations)
* [[:Category:Lidong Xu|Lidong Xu]][[Category:Lidong Xu]] (1 collaborations)
* [[:Category:Naveen Matam of Rancho Cordova CA (US)|Naveen Matam of Rancho Cordova CA (US)]][[Category:Naveen Matam of Rancho Cordova CA (US)]] (1 collaborations)
* [[:Category:James Holland of Folsom CA (US)|James Holland of Folsom CA (US)]][[Category:James Holland of Folsom CA (US)]] (1 collaborations)
* [[:Category:Sean Coleman of Folsom CA (US)|Sean Coleman of Folsom CA (US)]][[Category:Sean Coleman of Folsom CA (US)]] (1 collaborations)
* [[:Category:Mike MacPherson of Portland OR (US)|Mike MacPherson of Portland OR (US)]][[Category:Mike MacPherson of Portland OR (US)]] (1 collaborations)
* [[:Category:ElMoustapha Ould-Ahmed-Vall of Chandler AZ (US)|ElMoustapha Ould-Ahmed-Vall of Chandler AZ (US)]][[Category:ElMoustapha Ould-Ahmed-Vall of Chandler AZ (US)]] (1 collaborations)
* [[:Category:Jayakrishna P S|Jayakrishna P S]][[Category:Jayakrishna P S]] (1 collaborations)
* [[:Category:Ben Ashbaugh of Folsom CA (US)|Ben Ashbaugh of Folsom CA (US)]][[Category:Ben Ashbaugh of Folsom CA (US)]] (1 collaborations)
* [[:Category:Jonathan Pearce of Hillsboro OR (US)|Jonathan Pearce of Hillsboro OR (US)]][[Category:Jonathan Pearce of Hillsboro OR (US)]] (1 collaborations)
* [[:Category:Yoav Harel of Carmichael CA (US)|Yoav Harel of Carmichael CA (US)]][[Category:Yoav Harel of Carmichael CA (US)]] (1 collaborations)
* [[:Category:Arthur Hunter, JR. of Cameron Park CA (US)|Arthur Hunter, JR. of Cameron Park CA (US)]][[Category:Arthur Hunter, JR. of Cameron Park CA (US)]] (1 collaborations)
* [[:Category:Marian Alin Petre of San Mateo CA (US)|Marian Alin Petre of San Mateo CA (US)]][[Category:Marian Alin Petre of San Mateo CA (US)]] (1 collaborations)
* [[:Category:Shailesh Shah of Folsom CA (US)|Shailesh Shah of Folsom CA (US)]][[Category:Shailesh Shah of Folsom CA (US)]] (1 collaborations)
* [[:Category:Kamal Sinha of Folsom CA (US)|Kamal Sinha of Folsom CA (US)]][[Category:Kamal Sinha of Folsom CA (US)]] (1 collaborations)
* [[:Category:Vikranth Vemulapalli of Folsom CA (US)|Vikranth Vemulapalli of Folsom CA (US)]][[Category:Vikranth Vemulapalli of Folsom CA (US)]] (1 collaborations)
* [[:Category:Fangwen Fu of Folsom CA (US)|Fangwen Fu of Folsom CA (US)]][[Category:Fangwen Fu of Folsom CA (US)]] (1 collaborations)
* [[:Category:Jiasheng Chen of El Dorado Hills CA (US)|Jiasheng Chen of El Dorado Hills CA (US)]][[Category:Jiasheng Chen of El Dorado Hills CA (US)]] (1 collaborations)
* [[:Category:Ashutosh Garg of Folsom CA (US)|Ashutosh Garg of Folsom CA (US)]][[Category:Ashutosh Garg of Folsom CA (US)]] (1 collaborations)
* [[:Category:Michael J. Norris of Folsom CA (US)|Michael J. Norris of Folsom CA (US)]][[Category:Michael J. Norris of Folsom CA (US)]] (1 collaborations)


[[Category:Joydeep Ray of Folsom CA (US)]]
[[Category:Joydeep Ray of Folsom CA (US)]]
[[Category:Inventors]]
[[Category:Inventors]]
[[Category:Inventors filing patents with Intel Corporation]]
[[Category:Inventors filing patents with Intel Corporation]]
[[Category:Inventors filing patents with INTEL CORPORATION]]

Latest revision as of 03:51, 1 April 2025

Joydeep Ray of Folsom CA (US)

Executive Summary

Joydeep Ray of Folsom CA (US) is an inventor who has filed 14 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (10 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (8 patents), Memory management (8 patents), and they have worked with companies such as Intel Corporation (13 patents), INTEL CORPORATION (1 patents). Their most frequent collaborators include (11 collaborations), (9 collaborations), (8 collaborations).

Patent Filing Activity

File:Joydeep Ray of Folsom CA (US) Monthly Patent Applications.png

Technology Areas

File:Joydeep Ray of Folsom CA (US) Top Technology Areas.png

List of Technology Areas

  • G06T1/20 (Processor architectures; Processor configuration, e.g. pipelining): 10 patents
  • G06F9/3888 ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 8 patents
  • G06T1/60 (Memory management): 8 patents
  • G06F7/5443 (for evaluating functions by calculation {(): 6 patents
  • G06F9/3001 ({Arithmetic instructions}): 6 patents
  • G06F9/30014 ({with variable precision}): 6 patents
  • G06F9/30036 ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 6 patents
  • G06F9/3887 ({controlled by a single instruction for multiple data lanes [SIMD]}): 6 patents
  • G06F17/16 (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition): 6 patents
  • G06N3/08 (Learning methods): 6 patents
  • G06F12/0866 (for peripheral storage systems, e.g. disk cache): 5 patents
  • G06F12/0897 (in hierarchically structured memory systems, e.g. virtual memory systems): 5 patents
  • G06F12/0802 (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 5 patents
  • G06F12/0875 (with dedicated cache, e.g. instruction or stack): 5 patents
  • G06F12/0891 (using clearing, invalidating or resetting means): 5 patents
  • G06F15/8046 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 5 patents
  • G06F2212/302 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 5 patents
  • G06F9/3851 ({from multiple instruction streams, e.g. multistreaming}): 4 patents
  • G06F15/7839 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F7/575 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F7/588 (Random or pseudo-random number generators): 4 patents
  • G06F9/3004 ({to perform operations on memory}): 4 patents
  • G06F9/30043 ({LOAD or STORE instructions; Clear instruction}): 4 patents
  • G06F9/30047 ({Prefetch instructions; cache control instructions}): 4 patents
  • G06F9/30079 ({Pipeline control instructions, e.g. multicycle NOP}): 4 patents
  • G06F9/5011 (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
  • G06F9/5077 (Allocation of resources, e.g. of the central processing unit [CPU]): 4 patents
  • G06F12/0215 ({with look ahead addressing means}): 4 patents
  • G06F12/0238 ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 4 patents
  • G06F12/0246 ({in block erasable memory, e.g. flash memory}): 4 patents
  • G06F12/0607 (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication (): 4 patents
  • G06F12/0804 (with main memory updating (): 4 patents
  • G06F12/0811 (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
  • G06F12/0862 (with prefetch): 4 patents
  • G06F12/0871 (Allocation or management of cache space): 4 patents
  • G06F12/0882 (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
  • G06F12/0893 (Caches characterised by their organisation or structure): 4 patents
  • G06F12/0895 (in hierarchically structured memory systems, e.g. virtual memory systems): 4 patents
  • G06F12/1009 (Address translation): 4 patents
  • G06F12/128 (Replacement control): 4 patents
  • G06F17/18 (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis (forecasting specially adapted for a specific administrative, business or logistic context): 4 patents
  • H03M7/46 (CODING; DECODING; CODE CONVERSION IN GENERAL (using fluidic means): 4 patents
  • G06F9/3802 ({Instruction prefetching}): 4 patents
  • G06F9/3818 ({Decoding for concurrent execution}): 4 patents
  • G06F9/3867 ({using instruction pipelines}): 4 patents
  • G06F2212/1021 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/1044 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/401 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/455 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06F2212/60 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 4 patents
  • G06T15/005 ({General purpose rendering architectures}): 4 patents
  • G06F9/30065 ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 3 patents
  • G06T15/06 (Ray-tracing): 3 patents
  • G06F12/0888 (using selective caching, e.g. bypass): 3 patents
  • G06F2212/1008 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 3 patents
  • G06F9/4843 (Program initiating; Program switching, e.g. by interrupt): 2 patents
  • G06F9/5027 (Allocation of resources, e.g. of the central processing unit [CPU]): 2 patents
  • G06T11/40 (Filling a planar surface by adding surface attributes, e.g. colour or texture): 2 patents
  • G06T2200/12 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 2 patents
  • G06N3/044 (Recurrent networks, e.g. Hopfield networks): 2 patents
  • G06N3/045 (Combinations of networks): 2 patents
  • G06N3/063 (using electronic means): 2 patents
  • G06N3/084 (Backpropagation, e.g. using gradient descent): 2 patents
  • G06F9/46 (Multiprogramming arrangements): 1 patents
  • G06F9/4881 (Program initiating; Program switching, e.g. by interrupt): 1 patents
  • G06F9/522 (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents
  • G06F9/545 (Interprogram communication): 1 patents
  • G06F12/0842 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
  • G06F15/16 (Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs {(coordinating program control therefor): 1 patents
  • G06F15/76 (Architectures of general purpose stored program computers (with program plugboard): 1 patents
  • G06F2209/5018 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06T2200/28 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
  • G06T15/503 ({Blending, e.g. for anti-aliasing}): 1 patents
  • G06T11/203 ({Drawing of straight lines or curves}): 1 patents
  • G06T15/80 (Shading): 1 patents
  • G06F3/14 (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents
  • G06F9/3017 ({Runtime instruction translation, e.g. macros}): 1 patents
  • G06F9/3895 ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 1 patents
  • G09G5/363 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06T15/04 (Texture mapping): 1 patents
  • G09G2360/06 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G09G2360/08 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G09G2360/121 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06F7/483 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G09G5/393 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
  • G06F1/16 (Constructional details or arrangements): 1 patents
  • G06F9/30025 ({Format conversion instructions, e.g. Floating-Point to Integer, decimal conversion}): 1 patents
  • G06F9/3013 ({according to data content, e.g. floating-point registers, address registers}): 1 patents
  • G06F2207/3824 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06N20/00 (Machine learning): 1 patents
  • G06F9/3009 ({Thread control instructions}): 1 patents
  • G06F9/30185 ({according to one or more bits in the instruction, e.g. prefix, sub-opcode}): 1 patents
  • G06F9/461 (Multiprogramming arrangements): 1 patents
  • G06T2200/04 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
  • G06F11/1068 ({in sector programmable memories, e.g. flash disk (): 1 patents
  • G06F2212/70 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
  • G06F12/123 (Replacement control): 1 patents
  • G06F9/38885 ({Divergence aspects}): 1 patents
  • G06F12/0806 (Multiuser, multiprocessor or multiprocessing cache systems): 1 patents
  • G06N3/048 (Activation functions): 1 patents

Companies

File:Joydeep Ray of Folsom CA (US) Top Companies.png

List of Companies

  • Intel Corporation: 13 patents
  • INTEL CORPORATION: 1 patents

Collaborators

Subcategories

This category has the following 9 subcategories, out of 9 total.

Cookies help us deliver our services. By using our services, you agree to our use of cookies.