Category:Joydeep Ray of Folsom CA (US): Difference between revisions
Creating a new page |
Updating Category:Joydeep_Ray_of_Folsom_CA_(US) |
||
Line 1: | Line 1: | ||
= Joydeep Ray = | == Joydeep Ray of Folsom CA (US) == | ||
Joydeep Ray | === Executive Summary === | ||
Joydeep Ray of Folsom CA (US) is an inventor who has filed 7 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (5 patents), {from multiple instruction streams, e.g. multistreaming} (4 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (4 patents), and they have worked with companies such as Intel Corporation (7 patents). Their most frequent collaborators include [[Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]] (6 collaborations), [[Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]] (6 collaborations), [[Category:Balaji Vembu of Folsom CA (US)|Balaji Vembu of Folsom CA (US)]] (4 collaborations). | |||
== | === Patent Filing Activity === | ||
[[File:Joydeep_Ray_of_Folsom_CA_(US)_Monthly_Patent_Applications.png|border|800px]] | |||
=== Technology Areas === | |||
[[File:Joydeep_Ray_of_Folsom_CA_(US)_Top_Technology_Areas.png|border|800px]] | |||
==== List of Technology Areas ==== | |||
* [[:Category:CPC_G06T1/20|G06T1/20]] (Processor architectures; Processor configuration, e.g. pipelining): 5 patents | |||
* [[:Category:CPC_G06F9/3851|G06F9/3851]] ({from multiple instruction streams, e.g. multistreaming}): 4 patents | |||
* [[:Category:CPC_G06F9/3888|G06F9/3888]] ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 4 patents | |||
* [[:Category:CPC_G06T1/60|G06T1/60]] (Memory management): 3 patents | |||
* [[:Category:CPC_G06F9/3001|G06F9/3001]] ({Arithmetic instructions}): 3 patents | |||
* [[:Category:CPC_G06F9/30014|G06F9/30014]] ({with variable precision}): 3 patents | |||
* [[:Category:CPC_G06T15/005|G06T15/005]] ({General purpose rendering architectures}): 3 patents | |||
* [[:Category:CPC_G06F9/4843|G06F9/4843]] (Program initiating; Program switching, e.g. by interrupt): 2 patents | |||
* [[:Category:CPC_G06F12/0866|G06F12/0866]] (for peripheral storage systems, e.g. disk cache): 2 patents | |||
* [[:Category:CPC_G06F12/0897|G06F12/0897]] (in hierarchically structured memory systems, e.g. virtual memory systems): 2 patents | |||
* [[:Category:CPC_G06F7/5443|G06F7/5443]] (for evaluating functions by calculation {(): 2 patents | |||
* [[:Category:CPC_G06F9/30036|G06F9/30036]] ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 2 patents | |||
* [[:Category:CPC_G06F9/3887|G06F9/3887]] ({controlled by a single instruction for multiple data lanes [SIMD]}): 2 patents | |||
* [[:Category:CPC_G06F17/16|G06F17/16]] (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition): 2 patents | |||
* [[:Category:CPC_G06N3/08|G06N3/08]] (Learning methods): 2 patents | |||
* [[:Category:CPC_G06N3/044|G06N3/044]] (Recurrent networks, e.g. Hopfield networks): 2 patents | |||
* [[:Category:CPC_G06N3/045|G06N3/045]] (Combinations of networks): 2 patents | |||
* [[:Category:CPC_G06N3/063|G06N3/063]] (using electronic means): 2 patents | |||
* [[:Category:CPC_G06F9/46|G06F9/46]] (Multiprogramming arrangements): 1 patents | |||
* [[:Category:CPC_G06F9/4881|G06F9/4881]] (Program initiating; Program switching, e.g. by interrupt): 1 patents | |||
* [[:Category:CPC_G06F9/5027|G06F9/5027]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents | |||
* [[:Category:CPC_G06F9/522|G06F9/522]] (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents | |||
* [[:Category:CPC_G06F9/545|G06F9/545]] (Interprogram communication): 1 patents | |||
* [[:Category:CPC_G06F12/0842|G06F12/0842]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents | |||
* [[:Category:CPC_G06F15/16|G06F15/16]] (Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs {(coordinating program control therefor): 1 patents | |||
* [[:Category:CPC_G06F15/76|G06F15/76]] (Architectures of general purpose stored program computers (with program plugboard): 1 patents | |||
* [[:Category:CPC_G06F2209/5018|G06F2209/5018]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06T2200/28|G06T2200/28]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents | |||
* [[:Category:CPC_G06T15/503|G06T15/503]] ({Blending, e.g. for anti-aliasing}): 1 patents | |||
* [[:Category:CPC_G06T11/203|G06T11/203]] ({Drawing of straight lines or curves}): 1 patents | |||
* [[:Category:CPC_G06T11/40|G06T11/40]] (Filling a planar surface by adding surface attributes, e.g. colour or texture): 1 patents | |||
* [[:Category:CPC_G06T15/80|G06T15/80]] (Shading): 1 patents | |||
* [[:Category:CPC_G06T2200/12|G06T2200/12]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents | |||
* [[:Category:CPC_G06F15/7839|G06F15/7839]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F7/575|G06F7/575]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F7/588|G06F7/588]] (Random or pseudo-random number generators): 1 patents | |||
* [[:Category:CPC_G06F9/3004|G06F9/3004]] ({to perform operations on memory}): 1 patents | |||
* [[:Category:CPC_G06F9/30043|G06F9/30043]] ({LOAD or STORE instructions; Clear instruction}): 1 patents | |||
* [[:Category:CPC_G06F9/30047|G06F9/30047]] ({Prefetch instructions; cache control instructions}): 1 patents | |||
* [[:Category:CPC_G06F9/30065|G06F9/30065]] ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 1 patents | |||
* [[:Category:CPC_G06F9/30079|G06F9/30079]] ({Pipeline control instructions, e.g. multicycle NOP}): 1 patents | |||
* [[:Category:CPC_G06F9/5011|G06F9/5011]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents | |||
* [[:Category:CPC_G06F9/5077|G06F9/5077]] (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents | |||
* [[:Category:CPC_G06F12/0215|G06F12/0215]] ({with look ahead addressing means}): 1 patents | |||
* [[:Category:CPC_G06F12/0238|G06F12/0238]] ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 1 patents | |||
* [[:Category:CPC_G06F12/0246|G06F12/0246]] ({in block erasable memory, e.g. flash memory}): 1 patents | |||
* [[:Category:CPC_G06F12/0607|G06F12/0607]] (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication (): 1 patents | |||
* [[:Category:CPC_G06F12/0802|G06F12/0802]] (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 1 patents | |||
* [[:Category:CPC_G06F12/0804|G06F12/0804]] (with main memory updating (): 1 patents | |||
* [[:Category:CPC_G06F12/0811|G06F12/0811]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents | |||
* [[:Category:CPC_G06F12/0862|G06F12/0862]] (with prefetch): 1 patents | |||
* [[:Category:CPC_G06F12/0871|G06F12/0871]] (Allocation or management of cache space): 1 patents | |||
* [[:Category:CPC_G06F12/0875|G06F12/0875]] (with dedicated cache, e.g. instruction or stack): 1 patents | |||
* [[:Category:CPC_G06F12/0882|G06F12/0882]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents | |||
* [[:Category:CPC_G06F12/0891|G06F12/0891]] (using clearing, invalidating or resetting means): 1 patents | |||
* [[:Category:CPC_G06F12/0893|G06F12/0893]] (Caches characterised by their organisation or structure): 1 patents | |||
* [[:Category:CPC_G06F12/0895|G06F12/0895]] (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents | |||
* [[:Category:CPC_G06F12/1009|G06F12/1009]] (Address translation): 1 patents | |||
* [[:Category:CPC_G06F12/128|G06F12/128]] (Replacement control): 1 patents | |||
* [[:Category:CPC_G06F15/8046|G06F15/8046]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F17/18|G06F17/18]] (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis (forecasting specially adapted for a specific administrative, business or logistic context): 1 patents | |||
* [[:Category:CPC_H03M7/46|H03M7/46]] (CODING; DECODING; CODE CONVERSION IN GENERAL (using fluidic means): 1 patents | |||
* [[:Category:CPC_G06F9/3802|G06F9/3802]] ({Instruction prefetching}): 1 patents | |||
* [[:Category:CPC_G06F9/3818|G06F9/3818]] ({Decoding for concurrent execution}): 1 patents | |||
* [[:Category:CPC_G06F9/3867|G06F9/3867]] ({using instruction pipelines}): 1 patents | |||
* [[:Category:CPC_G06F2212/1021|G06F2212/1021]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F2212/1044|G06F2212/1044]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F2212/302|G06F2212/302]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F2212/401|G06F2212/401]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F2212/455|G06F2212/455]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06F2212/60|G06F2212/60]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06T15/06|G06T15/06]] (Ray-tracing): 1 patents | |||
* [[:Category:CPC_G06F3/14|G06F3/14]] (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents | |||
* [[:Category:CPC_G06F9/3017|G06F9/3017]] ({Runtime instruction translation, e.g. macros}): 1 patents | |||
* [[:Category:CPC_G06F9/3895|G06F9/3895]] ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 1 patents | |||
* [[:Category:CPC_G06N3/084|G06N3/084]] (Backpropagation, e.g. using gradient descent): 1 patents | |||
* [[:Category:CPC_G09G5/363|G09G5/363]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents | |||
* [[:Category:CPC_G06T15/04|G06T15/04]] (Texture mapping): 1 patents | |||
* [[:Category:CPC_G09G2360/06|G09G2360/06]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents | |||
* [[:Category:CPC_G09G2360/08|G09G2360/08]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents | |||
* [[:Category:CPC_G09G2360/121|G09G2360/121]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents | |||
* [[:Category:CPC_G06F7/483|G06F7/483]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G09G5/393|G09G5/393]] (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents | |||
* [[:Category:CPC_G06F1/16|G06F1/16]] (Constructional details or arrangements): 1 patents | |||
* [[:Category:CPC_G06F9/30025|G06F9/30025]] ({Format conversion instructions, e.g. Floating-Point to Integer, decimal conversion}): 1 patents | |||
* [[:Category:CPC_G06F9/3013|G06F9/3013]] ({according to data content, e.g. floating-point registers, address registers}): 1 patents | |||
* [[:Category:CPC_G06F2207/3824|G06F2207/3824]] (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents | |||
* [[:Category:CPC_G06N20/00|G06N20/00]] (Machine learning): 1 patents | |||
* [[:Category:CPC_G06F9/3009|G06F9/3009]] ({Thread control instructions}): 1 patents | |||
* [[:Category:CPC_G06F9/30185|G06F9/30185]] ({according to one or more bits in the instruction, e.g. prefix, sub-opcode}): 1 patents | |||
* [[:Category:CPC_G06F9/461|G06F9/461]] (Multiprogramming arrangements): 1 patents | |||
* [[:Category:CPC_G06T2200/04|G06T2200/04]] (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents | |||
=== Companies === | |||
[[File:Joydeep_Ray_of_Folsom_CA_(US)_Top_Companies.png|border|800px]] | |||
==== List of Companies ==== | |||
* Intel Corporation: 7 patents | |||
=== Collaborators === | |||
* [[:Category:Abhishek R. Appu of El Dorado Hills CA (US)|Abhishek R. Appu of El Dorado Hills CA (US)]][[Category:Abhishek R. Appu of El Dorado Hills CA (US)]] (6 collaborations) | |||
* [[:Category:Altug Koker of El Dorado Hills CA (US)|Altug Koker of El Dorado Hills CA (US)]][[Category:Altug Koker of El Dorado Hills CA (US)]] (6 collaborations) | |||
* [[:Category:Balaji Vembu of Folsom CA (US)|Balaji Vembu of Folsom CA (US)]][[Category:Balaji Vembu of Folsom CA (US)]] (4 collaborations) | |||
* [[:Category:Prasoonkumar Surti of Folsom CA (US)|Prasoonkumar Surti of Folsom CA (US)]][[Category:Prasoonkumar Surti of Folsom CA (US)]] (3 collaborations) | |||
* [[:Category:Vasanth Ranganathan of El Dorado Hills CA (US)|Vasanth Ranganathan of El Dorado Hills CA (US)]][[Category:Vasanth Ranganathan of El Dorado Hills CA (US)]] (2 collaborations) | |||
* [[:Category:Kamal Sinha of Rancho Cordova CA (US)|Kamal Sinha of Rancho Cordova CA (US)]][[Category:Kamal Sinha of Rancho Cordova CA (US)]] (2 collaborations) | |||
* [[:Category:David Puffer of Tempe AZ (US)|David Puffer of Tempe AZ (US)]][[Category:David Puffer of Tempe AZ (US)]] (2 collaborations) | |||
* [[:Category:Ping T. Tang of Edison NJ (US)|Ping T. Tang of Edison NJ (US)]][[Category:Ping T. Tang of Edison NJ (US)]] (2 collaborations) | |||
* [[:Category:Michael S. Strickland of Sunnyvale CA (US)|Michael S. Strickland of Sunnyvale CA (US)]][[Category:Michael S. Strickland of Sunnyvale CA (US)]] (2 collaborations) | |||
* [[:Category:Xiaoming Chen|Xiaoming Chen]][[Category:Xiaoming Chen]] (2 collaborations) | |||
* [[:Category:Anbang Yao|Anbang Yao]][[Category:Anbang Yao]] (2 collaborations) | |||
* [[:Category:Tatiana Shpeisman of Menlo Park CA (US)|Tatiana Shpeisman of Menlo Park CA (US)]][[Category:Tatiana Shpeisman of Menlo Park CA (US)]] (2 collaborations) | |||
* [[:Category:Aravindh Anantaraman of Folsom CA (US)|Aravindh Anantaraman of Folsom CA (US)]][[Category:Aravindh Anantaraman of Folsom CA (US)]] (1 collaborations) | |||
* [[:Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)|Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]][[Category:Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)]] (1 collaborations) | |||
* [[:Category:Valentin Andrei of San Jose CA (US)|Valentin Andrei of San Jose CA (US)]][[Category:Valentin Andrei of San Jose CA (US)]] (1 collaborations) | |||
* [[:Category:Nicolas Galoppo Von Borries of Portland OR (US)|Nicolas Galoppo Von Borries of Portland OR (US)]][[Category:Nicolas Galoppo Von Borries of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Varghese George of Folsom CA (US)|Varghese George of Folsom CA (US)]][[Category:Varghese George of Folsom CA (US)]] (1 collaborations) | |||
* [[:Category:Mike Macpherson of Portland OR (US)|Mike Macpherson of Portland OR (US)]][[Category:Mike Macpherson of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Subramaniam Maiyuran of Gold River CA (US)|Subramaniam Maiyuran of Gold River CA (US)]][[Category:Subramaniam Maiyuran of Gold River CA (US)]] (1 collaborations) | |||
* [[:Category:Lakshminarayana Striramassarma of Folsom CA (US)|Lakshminarayana Striramassarma of Folsom CA (US)]][[Category:Lakshminarayana Striramassarma of Folsom CA (US)]] (1 collaborations) | |||
* [[:Category:Scott Janus of Loomis CA (US)|Scott Janus of Loomis CA (US)]][[Category:Scott Janus of Loomis CA (US)]] (1 collaborations) | |||
* [[:Category:Brent Insko of Portland OR (US)|Brent Insko of Portland OR (US)]][[Category:Brent Insko of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Arthur Hunter of Cameron Park CA (US)|Arthur Hunter of Cameron Park CA (US)]][[Category:Arthur Hunter of Cameron Park CA (US)]] (1 collaborations) | |||
* [[:Category:James Valerio of North Plains OR (US)|James Valerio of North Plains OR (US)]][[Category:James Valerio of North Plains OR (US)]] (1 collaborations) | |||
* [[:Category:Ankur N. Shah of Folsom CA (US)|Ankur N. Shah of Folsom CA (US)]][[Category:Ankur N. Shah of Folsom CA (US)]] (1 collaborations) | |||
* [[:Category:Linda L. Hurd of Cool CA (US)|Linda L. Hurd of Cool CA (US)]][[Category:Linda L. Hurd of Cool CA (US)]] (1 collaborations) | |||
* [[:Category:Dukhwan Kim of San Jose CA (US)|Dukhwan Kim of San Jose CA (US)]][[Category:Dukhwan Kim of San Jose CA (US)]] (1 collaborations) | |||
* [[:Category:Mike B. Macpherson of Portland OR (US)|Mike B. Macpherson of Portland OR (US)]][[Category:Mike B. Macpherson of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:John C. Weast of Portland OR (US)|John C. Weast of Portland OR (US)]][[Category:John C. Weast of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Feng Chen|Feng Chen]][[Category:Feng Chen]] (1 collaborations) | |||
* [[:Category:Farshad Akhbari of Chandler AZ (US)|Farshad Akhbari of Chandler AZ (US)]][[Category:Farshad Akhbari of Chandler AZ (US)]] (1 collaborations) | |||
* [[:Category:Narayan Srinivasa of Portland OR (US)|Narayan Srinivasa of Portland OR (US)]][[Category:Narayan Srinivasa of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Nadathur Rajagopalan Satish of Santa Clara CA (US)|Nadathur Rajagopalan Satish of Santa Clara CA (US)]][[Category:Nadathur Rajagopalan Satish of Santa Clara CA (US)]] (1 collaborations) | |||
* [[:Category:Himanshu Kaul of Portland OR (US)|Himanshu Kaul of Portland OR (US)]][[Category:Himanshu Kaul of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Mark A. Anders of Hillsboro OR (US)|Mark A. Anders of Hillsboro OR (US)]][[Category:Mark A. Anders of Hillsboro OR (US)]] (1 collaborations) | |||
* [[:Category:Sanu K. Mathew of Hillsboro OR (US)|Sanu K. Mathew of Hillsboro OR (US)]][[Category:Sanu K. Mathew of Hillsboro OR (US)]] (1 collaborations) | |||
* [[:Category:Nicolas C. Galoppo Von Borries of Portland OR (US)|Nicolas C. Galoppo Von Borries of Portland OR (US)]][[Category:Nicolas C. Galoppo Von Borries of Portland OR (US)]] (1 collaborations) | |||
* [[:Category:Eriko Nurvitadhi of Hillsboro OR (US)|Eriko Nurvitadhi of Hillsboro OR (US)]][[Category:Eriko Nurvitadhi of Hillsboro OR (US)]] (1 collaborations) | |||
* [[:Category:Rajkishore Barik of Santa Clara CA (US)|Rajkishore Barik of Santa Clara CA (US)]][[Category:Rajkishore Barik of Santa Clara CA (US)]] (1 collaborations) | |||
* [[:Category:Tsung-Han Lin of Campbell CA (US)|Tsung-Han Lin of Campbell CA (US)]][[Category:Tsung-Han Lin of Campbell CA (US)]] (1 collaborations) | |||
* [[:Category:Sanjeev Jahagirdar of Folsom CA (US)|Sanjeev Jahagirdar of Folsom CA (US)]][[Category:Sanjeev Jahagirdar of Folsom CA (US)]] (1 collaborations) | |||
* [[:Category:Ingo Wald of Salt Lake City UT (US)|Ingo Wald of Salt Lake City UT (US)]][[Category:Ingo Wald of Salt Lake City UT (US)]] (1 collaborations) | |||
* [[:Category:Subramaniam M. Maiyuran of Gold River CA (US)|Subramaniam M. Maiyuran of Gold River CA (US)]][[Category:Subramaniam M. Maiyuran of Gold River CA (US)]] (1 collaborations) | |||
* [[:Category:Guei-Yuan Lueh of San Jose CA (US)|Guei-Yuan Lueh of San Jose CA (US)]][[Category:Guei-Yuan Lueh of San Jose CA (US)]] (1 collaborations) | |||
* [[:Category:Murali Ramadoss of Folsom CA (US)|Murali Ramadoss of Folsom CA (US)]][[Category:Murali Ramadoss of Folsom CA (US)]] (1 collaborations) | |||
[[Category:Joydeep Ray of Folsom CA (US)]] | |||
[[Category:Inventors]] | [[Category:Inventors]] | ||
[[Category: | [[Category:Inventors filing patents with Intel Corporation]] | ||
Revision as of 03:48, 28 March 2025
Joydeep Ray of Folsom CA (US)
Executive Summary
Joydeep Ray of Folsom CA (US) is an inventor who has filed 7 patents. Their primary areas of innovation include Processor architectures; Processor configuration, e.g. pipelining (5 patents), {from multiple instruction streams, e.g. multistreaming} (4 patents), {controlled by a single instruction for multiple threads [SIMT] in parallel} (4 patents), and they have worked with companies such as Intel Corporation (7 patents). Their most frequent collaborators include (6 collaborations), (6 collaborations), (4 collaborations).
Patent Filing Activity
File:Joydeep Ray of Folsom CA (US) Monthly Patent Applications.png
Technology Areas
File:Joydeep Ray of Folsom CA (US) Top Technology Areas.png
List of Technology Areas
- G06T1/20 (Processor architectures; Processor configuration, e.g. pipelining): 5 patents
- G06F9/3851 ({from multiple instruction streams, e.g. multistreaming}): 4 patents
- G06F9/3888 ({controlled by a single instruction for multiple threads [SIMT] in parallel}): 4 patents
- G06T1/60 (Memory management): 3 patents
- G06F9/3001 ({Arithmetic instructions}): 3 patents
- G06F9/30014 ({with variable precision}): 3 patents
- G06T15/005 ({General purpose rendering architectures}): 3 patents
- G06F9/4843 (Program initiating; Program switching, e.g. by interrupt): 2 patents
- G06F12/0866 (for peripheral storage systems, e.g. disk cache): 2 patents
- G06F12/0897 (in hierarchically structured memory systems, e.g. virtual memory systems): 2 patents
- G06F7/5443 (for evaluating functions by calculation {(): 2 patents
- G06F9/30036 ({Instructions to perform operations on packed data, e.g. vector, tile or matrix operations}): 2 patents
- G06F9/3887 ({controlled by a single instruction for multiple data lanes [SIMD]}): 2 patents
- G06F17/16 (Matrix or vector computation {, e.g. matrix-matrix or matrix-vector multiplication, matrix factorization (matrix transposition): 2 patents
- G06N3/08 (Learning methods): 2 patents
- G06N3/044 (Recurrent networks, e.g. Hopfield networks): 2 patents
- G06N3/045 (Combinations of networks): 2 patents
- G06N3/063 (using electronic means): 2 patents
- G06F9/46 (Multiprogramming arrangements): 1 patents
- G06F9/4881 (Program initiating; Program switching, e.g. by interrupt): 1 patents
- G06F9/5027 (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
- G06F9/522 (Program synchronisation; Mutual exclusion, e.g. by means of semaphores): 1 patents
- G06F9/545 (Interprogram communication): 1 patents
- G06F12/0842 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
- G06F15/16 (Combinations of two or more digital computers each having at least an arithmetic unit, a program unit and a register, e.g. for a simultaneous processing of several programs {(coordinating program control therefor): 1 patents
- G06F15/76 (Architectures of general purpose stored program computers (with program plugboard): 1 patents
- G06F2209/5018 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06T2200/28 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
- G06T15/503 ({Blending, e.g. for anti-aliasing}): 1 patents
- G06T11/203 ({Drawing of straight lines or curves}): 1 patents
- G06T11/40 (Filling a planar surface by adding surface attributes, e.g. colour or texture): 1 patents
- G06T15/80 (Shading): 1 patents
- G06T2200/12 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
- G06F15/7839 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F7/575 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F7/588 (Random or pseudo-random number generators): 1 patents
- G06F9/3004 ({to perform operations on memory}): 1 patents
- G06F9/30043 ({LOAD or STORE instructions; Clear instruction}): 1 patents
- G06F9/30047 ({Prefetch instructions; cache control instructions}): 1 patents
- G06F9/30065 ({Loop control instructions; iterative instructions, e.g. LOOP, REPEAT}): 1 patents
- G06F9/30079 ({Pipeline control instructions, e.g. multicycle NOP}): 1 patents
- G06F9/5011 (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
- G06F9/5077 (Allocation of resources, e.g. of the central processing unit [CPU]): 1 patents
- G06F12/0215 ({with look ahead addressing means}): 1 patents
- G06F12/0238 ({Memory management in non-volatile memory, e.g. resistive RAM or ferroelectric memory}): 1 patents
- G06F12/0246 ({in block erasable memory, e.g. flash memory}): 1 patents
- G06F12/0607 (Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication (): 1 patents
- G06F12/0802 (Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches): 1 patents
- G06F12/0804 (with main memory updating (): 1 patents
- G06F12/0811 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
- G06F12/0862 (with prefetch): 1 patents
- G06F12/0871 (Allocation or management of cache space): 1 patents
- G06F12/0875 (with dedicated cache, e.g. instruction or stack): 1 patents
- G06F12/0882 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
- G06F12/0891 (using clearing, invalidating or resetting means): 1 patents
- G06F12/0893 (Caches characterised by their organisation or structure): 1 patents
- G06F12/0895 (in hierarchically structured memory systems, e.g. virtual memory systems): 1 patents
- G06F12/1009 (Address translation): 1 patents
- G06F12/128 (Replacement control): 1 patents
- G06F15/8046 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F17/18 (for evaluating statistical data {, e.g. average values, frequency distributions, probability functions, regression analysis (forecasting specially adapted for a specific administrative, business or logistic context): 1 patents
- H03M7/46 (CODING; DECODING; CODE CONVERSION IN GENERAL (using fluidic means): 1 patents
- G06F9/3802 ({Instruction prefetching}): 1 patents
- G06F9/3818 ({Decoding for concurrent execution}): 1 patents
- G06F9/3867 ({using instruction pipelines}): 1 patents
- G06F2212/1021 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F2212/1044 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F2212/302 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F2212/401 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F2212/455 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06F2212/60 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06T15/06 (Ray-tracing): 1 patents
- G06F3/14 (Digital output to display device {; Cooperation and interconnection of the display device with other functional units}): 1 patents
- G06F9/3017 ({Runtime instruction translation, e.g. macros}): 1 patents
- G06F9/3895 ({for complex operations, e.g. multidimensional or interleaved address generators, macros}): 1 patents
- G06N3/084 (Backpropagation, e.g. using gradient descent): 1 patents
- G09G5/363 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
- G06T15/04 (Texture mapping): 1 patents
- G09G2360/06 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
- G09G2360/08 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
- G09G2360/121 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
- G06F7/483 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G09G5/393 (ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION (arrangements for transferring data between digital computers and displays): 1 patents
- G06F1/16 (Constructional details or arrangements): 1 patents
- G06F9/30025 ({Format conversion instructions, e.g. Floating-Point to Integer, decimal conversion}): 1 patents
- G06F9/3013 ({according to data content, e.g. floating-point registers, address registers}): 1 patents
- G06F2207/3824 (ELECTRIC DIGITAL DATA PROCESSING (computer systems based on specific computational models): 1 patents
- G06N20/00 (Machine learning): 1 patents
- G06F9/3009 ({Thread control instructions}): 1 patents
- G06F9/30185 ({according to one or more bits in the instruction, e.g. prefix, sub-opcode}): 1 patents
- G06F9/461 (Multiprogramming arrangements): 1 patents
- G06T2200/04 (IMAGE DATA PROCESSING OR GENERATION, IN GENERAL): 1 patents
Companies
File:Joydeep Ray of Folsom CA (US) Top Companies.png
List of Companies
- Intel Corporation: 7 patents
Collaborators
- Abhishek R. Appu of El Dorado Hills CA (US) (6 collaborations)
- Altug Koker of El Dorado Hills CA (US) (6 collaborations)
- Balaji Vembu of Folsom CA (US) (4 collaborations)
- Prasoonkumar Surti of Folsom CA (US) (3 collaborations)
- Vasanth Ranganathan of El Dorado Hills CA (US) (2 collaborations)
- Kamal Sinha of Rancho Cordova CA (US) (2 collaborations)
- David Puffer of Tempe AZ (US) (2 collaborations)
- Ping T. Tang of Edison NJ (US) (2 collaborations)
- Michael S. Strickland of Sunnyvale CA (US) (2 collaborations)
- Xiaoming Chen (2 collaborations)
- Anbang Yao (2 collaborations)
- Tatiana Shpeisman of Menlo Park CA (US) (2 collaborations)
- Aravindh Anantaraman of Folsom CA (US) (1 collaborations)
- Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US) (1 collaborations)
- Valentin Andrei of San Jose CA (US) (1 collaborations)
- Nicolas Galoppo Von Borries of Portland OR (US) (1 collaborations)
- Varghese George of Folsom CA (US) (1 collaborations)
- Mike Macpherson of Portland OR (US) (1 collaborations)
- Subramaniam Maiyuran of Gold River CA (US) (1 collaborations)
- Lakshminarayana Striramassarma of Folsom CA (US) (1 collaborations)
- Scott Janus of Loomis CA (US) (1 collaborations)
- Brent Insko of Portland OR (US) (1 collaborations)
- Arthur Hunter of Cameron Park CA (US) (1 collaborations)
- James Valerio of North Plains OR (US) (1 collaborations)
- Ankur N. Shah of Folsom CA (US) (1 collaborations)
- Linda L. Hurd of Cool CA (US) (1 collaborations)
- Dukhwan Kim of San Jose CA (US) (1 collaborations)
- Mike B. Macpherson of Portland OR (US) (1 collaborations)
- John C. Weast of Portland OR (US) (1 collaborations)
- Feng Chen (1 collaborations)
- Farshad Akhbari of Chandler AZ (US) (1 collaborations)
- Narayan Srinivasa of Portland OR (US) (1 collaborations)
- Nadathur Rajagopalan Satish of Santa Clara CA (US) (1 collaborations)
- Himanshu Kaul of Portland OR (US) (1 collaborations)
- Mark A. Anders of Hillsboro OR (US) (1 collaborations)
- Sanu K. Mathew of Hillsboro OR (US) (1 collaborations)
- Nicolas C. Galoppo Von Borries of Portland OR (US) (1 collaborations)
- Eriko Nurvitadhi of Hillsboro OR (US) (1 collaborations)
- Rajkishore Barik of Santa Clara CA (US) (1 collaborations)
- Tsung-Han Lin of Campbell CA (US) (1 collaborations)
- Sanjeev Jahagirdar of Folsom CA (US) (1 collaborations)
- Ingo Wald of Salt Lake City UT (US) (1 collaborations)
- Subramaniam M. Maiyuran of Gold River CA (US) (1 collaborations)
- Guei-Yuan Lueh of San Jose CA (US) (1 collaborations)
- Murali Ramadoss of Folsom CA (US) (1 collaborations)
Subcategories
This category has the following 9 subcategories, out of 9 total.
A
J
P
V
- Abhishek R. Appu of El Dorado Hills CA (US)
- Altug Koker of El Dorado Hills CA (US)
- Balaji Vembu of Folsom CA (US)
- Pages with broken file links
- Prasoonkumar Surti of Folsom CA (US)
- Vasanth Ranganathan of El Dorado Hills CA (US)
- Kamal Sinha of Rancho Cordova CA (US)
- David Puffer of Tempe AZ (US)
- Ping T. Tang of Edison NJ (US)
- Michael S. Strickland of Sunnyvale CA (US)
- Xiaoming Chen
- Anbang Yao
- Tatiana Shpeisman of Menlo Park CA (US)
- Aravindh Anantaraman of Folsom CA (US)
- Elmoustapha Ould-Ahmed-Vall of Chandler AZ (US)
- Valentin Andrei of San Jose CA (US)
- Nicolas Galoppo Von Borries of Portland OR (US)
- Varghese George of Folsom CA (US)
- Mike Macpherson of Portland OR (US)
- Subramaniam Maiyuran of Gold River CA (US)
- Lakshminarayana Striramassarma of Folsom CA (US)
- Scott Janus of Loomis CA (US)
- Brent Insko of Portland OR (US)
- Arthur Hunter of Cameron Park CA (US)
- James Valerio of North Plains OR (US)
- Ankur N. Shah of Folsom CA (US)
- Linda L. Hurd of Cool CA (US)
- Dukhwan Kim of San Jose CA (US)
- Mike B. Macpherson of Portland OR (US)
- John C. Weast of Portland OR (US)
- Feng Chen
- Farshad Akhbari of Chandler AZ (US)
- Narayan Srinivasa of Portland OR (US)
- Nadathur Rajagopalan Satish of Santa Clara CA (US)
- Himanshu Kaul of Portland OR (US)
- Mark A. Anders of Hillsboro OR (US)
- Sanu K. Mathew of Hillsboro OR (US)
- Nicolas C. Galoppo Von Borries of Portland OR (US)
- Eriko Nurvitadhi of Hillsboro OR (US)
- Rajkishore Barik of Santa Clara CA (US)
- Tsung-Han Lin of Campbell CA (US)
- Sanjeev Jahagirdar of Folsom CA (US)
- Ingo Wald of Salt Lake City UT (US)
- Subramaniam M. Maiyuran of Gold River CA (US)
- Guei-Yuan Lueh of San Jose CA (US)
- Murali Ramadoss of Folsom CA (US)
- Joydeep Ray of Folsom CA (US)
- Inventors
- Inventors filing patents with Intel Corporation